| Register Number |  |  |  |  |  |
|-----------------|--|--|--|--|--|
| C               |  |  |  |  |  |

## Sri Sivasubramaniya Nadar College of Engineering, Kalavakkam – 603 110

(An Autonomous Institution, Affiliated to Anna University, Chennai)

## Department of Computer Science and Engineering

## Continuous Assessment Test –II Answer Key

| Degree & Branch     | B.E. & CSE           |            |             |      | Semester          | V  |  |
|---------------------|----------------------|------------|-------------|------|-------------------|----|--|
| Subject Code & Name | UCS1502 - Mic        | roprocesso | Regulation: | 2018 |                   |    |  |
| Academic Year       | 2021-2022            | Batch      | 2019-2023   | Date | 23.09.2021        | FN |  |
| Time: 90 Minutes    | Answer All Questions |            |             |      | Maximum: 50 Marks |    |  |



## Part – C Answer any TWO questions $(2\times10 = 20 \text{ Marks})$

|    | 10. Explain I/O processor 8089 and how it communicates with 8086.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| K1 | <ul> <li>→ Explanation of 8089 with block diagram</li> <li>→ Communication flowchart</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CO2 |
| К3 | 11. Explain the system design of 8086 with 8087 in multiprocessor configuration along with its synchronization mechanism.  Diagram of system design Flowchart of synchronization Proper explanation with specific details  12. Interface 8255 with 8086 to display the count of even numbers in BCD format, after examining an array of 16 eight bit numbers available in memory to seven segment LED displays connected to port A and B. (Use memory mapped I/O for interfacing and assume the port addresses as, port A = 08000, port B=08001, port C=08002, Control reg=08003 and DS=0000. Explain the system design along with 8086 ALP)  1. Find out the even no: Count 2. Convert it into BCD [BCD1, BCD0] 3. Write appropriate counted word to 8255 Counted registers  4. Das write BCD, and BCD0 to a different olp ports where 7-segment LED1 are Connected  Draw the connection diagrams with speeddless lines, 8255, 7 segment decoder and 7 sigment LED5. | CO3 |
| К3 | 13. Interface 8255 with 8086 to display the counting sequence in BCD using seven segment LED displays connected to port A and B. The interfaced system should act as up counter when switch connected to PC7 is logic-0 and as down counter when it is logic-1. The counter should count from (00) <sub>10</sub> to (99) <sub>10</sub> and vice-versa. (Use I/O mapped I/O for interfacing and assume the port addresses as, port A = 8000, port B = 8001, port C = 8002, Control reg = 8003. Explain the system design along with 8086 ALP)                                                                                                                                                                                                                                                                                                                                                                                                                          | CO3 |

checkswitch: If switch=1 gots down

goto Contine

down: Count - -;

Contine: Convert Court to BCD, BCD.

Send it to 2, 8255 Sp ports where LEDs are Connected.

If count₁ ≤ 62 gots checkswitch count = 0; gots checkswitch

Draw proper connections with 8086 address lives, 8255, 7 segment decoder and 7 segment LEDS.